se_detect.cpp 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Copyright (C) 2011-2018 Intel Corporation. All rights reserved.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions
  6. * are met:
  7. *
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in
  12. * the documentation and/or other materials provided with the
  13. * distribution.
  14. * * Neither the name of Intel Corporation nor the names of its
  15. * contributors may be used to endorse or promote products derived
  16. * from this software without specific prior written permission.
  17. *
  18. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  19. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  20. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  21. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  22. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  23. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  24. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  25. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  26. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  28. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. */
  31. #include "se_detect.h"
  32. #include "cpuid.h"
  33. bool is_se_supported()
  34. {
  35. int cpu_info[4] = {0, 0, 0, 0};
  36. __cpuidex(cpu_info, CPUID_FEATURE_FLAGS, 0);
  37. if (!(cpu_info[1] & (1<<SE_FEATURE_SHIFT)))
  38. {
  39. return false;
  40. }
  41. __cpuidex(cpu_info, SE_LEAF, 0);
  42. if(!(cpu_info[0] & (1 << SE1_SHIFT)))
  43. return false;
  44. return true;
  45. }
  46. #include "read_xcr0.h"
  47. bool try_read_xcr0(uint64_t *value)
  48. {
  49. // set to default value
  50. *value = SGX_XFRM_LEGACY;
  51. //check if xgetbv instruction is supported
  52. int cpu_info[4] = {0, 0, 0, 0};
  53. __cpuid(cpu_info, 1);
  54. if(!(cpu_info[2] & (1<<XSAVE_SHIFT)) || !(cpu_info[2] & (1<<OSXSAVE_SHIFT))) //ecx[27:26] indicate whether supoort xsave/xrstor, and whether enable xgetbv, xsetbv
  55. return false;
  56. *value = read_xcr0();
  57. // check if xsavec is supported
  58. // Assume that XSAVEC is always supported if XSAVE is supported
  59. cpu_info[0] = cpu_info[1] = cpu_info[2] = cpu_info[3] = 0;
  60. __cpuidex(cpu_info, 0xD, 1);
  61. if(!(cpu_info[0] & (1<<XSAVEC_SHIFT)))
  62. return false;
  63. return true;
  64. }
  65. bool get_plat_cap_by_cpuid(sgx_misc_attribute_t *se_misc_attr)
  66. {
  67. int cpu_info[4] = {0, 0, 0, 0};
  68. if(!is_se_supported())
  69. return false;
  70. __cpuidex(cpu_info, SE_LEAF, 1);
  71. //enclave capability
  72. se_misc_attr->secs_attr.flags = ((uint64_t)cpu_info[1] << 32) | cpu_info[0];
  73. if(false == try_read_xcr0(&se_misc_attr->secs_attr.xfrm))
  74. {
  75. // if XSAVE is supported, while XSAVEC is not supported,
  76. // set secs_attr.xfrm to legacy, because XSAVEC cannot be executed within enclave.
  77. se_misc_attr->secs_attr.xfrm = SGX_XFRM_LEGACY;
  78. }
  79. //If x-feature is supported and enabled by OS, we need make sure it is also supported in se.
  80. else
  81. {
  82. se_misc_attr->secs_attr.xfrm &= (((uint64_t)cpu_info[3] << 32) | cpu_info[2]);
  83. }
  84. // use cpuid to get the misc_select
  85. __cpuidex(cpu_info, SE_LEAF, 0);
  86. se_misc_attr->misc_select = cpu_info[1];
  87. return true;
  88. }