enclave_creator_hw.cpp 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. /*
  2. * Copyright (C) 2011-2018 Intel Corporation. All rights reserved.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions
  6. * are met:
  7. *
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in
  12. * the documentation and/or other materials provided with the
  13. * distribution.
  14. * * Neither the name of Intel Corporation nor the names of its
  15. * contributors may be used to endorse or promote products derived
  16. * from this software without specific prior written permission.
  17. *
  18. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  19. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  20. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  21. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  22. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  23. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  24. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  25. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  26. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  28. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. */
  31. #include "enclave.h"
  32. #include "enclave_creator_hw.h"
  33. #include "se_trace.h"
  34. #include "se_page_attr.h"
  35. #include "isgx_user.h"
  36. #include "sig_handler.h"
  37. #include "se_error_internal.h"
  38. #include "se_memcpy.h"
  39. #include "se_atomic.h"
  40. #include "se_detect.h"
  41. #include "cpuid.h"
  42. #include "rts.h"
  43. #include <assert.h>
  44. #include <sys/types.h>
  45. #include <sys/stat.h>
  46. #include <fcntl.h>
  47. #include <sys/ioctl.h>
  48. #include <errno.h>
  49. #include <sys/mman.h>
  50. #include <stdlib.h>
  51. #define POINTER_TO_U64(A) ((__u64)((uintptr_t)(A)))
  52. #define SGX_CPUID 0x12
  53. static EnclaveCreatorHW g_enclave_creator_hw;
  54. EnclaveCreator* g_enclave_creator = &g_enclave_creator_hw;
  55. static uint64_t g_eid = 0x1;
  56. EnclaveCreatorHW::EnclaveCreatorHW():
  57. m_hdevice(-1),
  58. m_sig_registered(false),
  59. m_in_kernel_driver(false)
  60. {
  61. se_mutex_init(&m_sig_mutex);
  62. }
  63. EnclaveCreatorHW::~EnclaveCreatorHW()
  64. {
  65. close_se_device();
  66. }
  67. int EnclaveCreatorHW::error_driver2urts(int driver_error)
  68. {
  69. int ret = SGX_ERROR_UNEXPECTED;
  70. switch(driver_error)
  71. {
  72. case SGX_INVALID_ATTRIBUTE:
  73. ret = SGX_ERROR_INVALID_ATTRIBUTE;
  74. break;
  75. case SGX_INVALID_MEASUREMENT:
  76. ret = SE_ERROR_INVALID_MEASUREMENT;
  77. break;
  78. case SGX_INVALID_SIG_STRUCT:
  79. case SGX_INVALID_SIGNATURE:
  80. ret = SGX_ERROR_INVALID_SIGNATURE;
  81. break;
  82. case SGX_INVALID_LICENSE:
  83. ret = SE_ERROR_INVALID_LAUNCH_TOKEN;
  84. break;
  85. case SGX_INVALID_CPUSVN:
  86. ret = SGX_ERROR_INVALID_CPUSVN;
  87. break;
  88. case SGX_INVALID_ISVSVN:
  89. ret = SGX_ERROR_INVALID_ISVSVN;
  90. break;
  91. case SGX_UNMASKED_EVENT:
  92. ret = SGX_ERROR_DEVICE_BUSY;
  93. break;
  94. case (int)SGX_POWER_LOST_ENCLAVE: // [-Wc++11-narrowing]
  95. ret = SGX_ERROR_ENCLAVE_LOST;
  96. break;
  97. case (int)SGX_LE_ROLLBACK:
  98. ret = SE_ERROR_INVALID_ISVSVNLE;
  99. break;
  100. default:
  101. SE_TRACE(SE_TRACE_WARNING, "unexpected error %#x from driver, should be uRTS/driver bug\n", driver_error);
  102. ret = SGX_ERROR_UNEXPECTED;
  103. break;
  104. }
  105. return ret;
  106. }
  107. int EnclaveCreatorHW::create_enclave(secs_t *secs, sgx_enclave_id_t *enclave_id, void **start_addr, bool ae)
  108. {
  109. assert(secs != NULL && enclave_id != NULL && start_addr != NULL);
  110. UNUSED(ae);
  111. if (false == open_se_device())
  112. return SGX_ERROR_NO_DEVICE;
  113. SE_TRACE(SE_TRACE_DEBUG, "\n secs.attibutes.flags = %llx, secs.attributes.xfrm = %llx \n"
  114. , secs->attributes.flags, secs->attributes.xfrm);
  115. //SECS:BASEADDR must be naturally aligned on an SECS.SIZE boundary
  116. //This alignment is guaranteed by driver
  117. void* enclave_base = mmap(NULL, (size_t)secs->size, PROT_NONE, MAP_SHARED, m_hdevice, 0);
  118. if(enclave_base == MAP_FAILED)
  119. {
  120. SE_TRACE(SE_TRACE_WARNING, "\ncreate enclave: mmap failed, errno = %d\n", errno);
  121. return SGX_ERROR_OUT_OF_MEMORY;
  122. }
  123. secs->base = enclave_base;
  124. struct sgx_enclave_create param = {0};
  125. param.src = POINTER_TO_U64(secs);
  126. int ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_CREATE, &param);
  127. if(ret)
  128. {
  129. if(ret == -1 && errno == EINTR) {
  130. return SGX_INTERNAL_ERROR_ENCLAVE_CREATE_INTERRUPTED; // Allow the user to retry.
  131. }
  132. SE_TRACE(SE_TRACE_WARNING, "\nSGX_IOC_ENCLAVE_CREATE failed: errno = %d\n", errno);
  133. return error_driver2urts(ret);
  134. }
  135. *enclave_id = se_atomic_inc64(&g_eid);
  136. *start_addr = secs->base;
  137. return SGX_SUCCESS;
  138. }
  139. int EnclaveCreatorHW::add_enclave_page(sgx_enclave_id_t enclave_id, void *src, uint64_t rva, const sec_info_t &sinfo, uint32_t attr)
  140. {
  141. assert((rva & ((1<<SE_PAGE_SHIFT)-1)) == 0);
  142. void* source = src;
  143. uint8_t color_page[SE_PAGE_SIZE] = { 0 };
  144. if(NULL == source)
  145. {
  146. memset(color_page, 0, SE_PAGE_SIZE);
  147. source = reinterpret_cast<void*>(&color_page);
  148. }
  149. int ret = 0;
  150. struct sgx_enclave_add_page addp = { 0, 0, 0, 0 };
  151. addp.addr = enclave_id + rva;
  152. addp.src = POINTER_TO_U64(source);
  153. addp.secinfo = POINTER_TO_U64(const_cast<sec_info_t*>(&sinfo));
  154. if(((1<<DoEEXTEND) & attr))
  155. addp.mrmask |= 0xFFFF;
  156. ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_ADD_PAGE, &addp);
  157. if(ret) {
  158. SE_TRACE(SE_TRACE_WARNING, "\nAdd Page - %p to %p... FAIL\n", source, rva);
  159. return error_driver2urts(ret);
  160. }
  161. return SGX_SUCCESS;
  162. }
  163. int EnclaveCreatorHW::try_init_enclave(sgx_enclave_id_t enclave_id, enclave_css_t *enclave_css, token_t *launch)
  164. {
  165. int ret = 0;
  166. if (m_in_kernel_driver == false)
  167. {
  168. struct sgx_enclave_init initp = { 0, 0, 0 };
  169. initp.addr = enclave_id;
  170. initp.sigstruct = POINTER_TO_U64(enclave_css);
  171. //license should NOT be NULL, because it has been checked in urts_com.h::_create_enclave(...)
  172. assert(launch != NULL);
  173. initp.einittoken = POINTER_TO_U64(launch);
  174. ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_INIT, &initp);
  175. }
  176. else
  177. {
  178. struct sgx_enclave_init_in_kernel initp = { 0, 0 };
  179. initp.addr = enclave_id;
  180. initp.sigstruct = POINTER_TO_U64(enclave_css);
  181. ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_INIT_IN_KERNEL, &initp);
  182. }
  183. if (ret) {
  184. SE_TRACE(SE_TRACE_WARNING, "\nSGX_IOC_ENCLAVE_INIT failed error = %d\n", ret);
  185. return error_driver2urts(ret);
  186. }
  187. //register signal handler
  188. se_mutex_lock(&m_sig_mutex);
  189. if(false == m_sig_registered)
  190. {
  191. reg_sig_handler();
  192. m_sig_registered = true;
  193. }
  194. se_mutex_unlock(&m_sig_mutex);
  195. return SGX_SUCCESS;
  196. }
  197. int EnclaveCreatorHW::destroy_enclave(sgx_enclave_id_t enclave_id, uint64_t enclave_size)
  198. {
  199. int ret = SGX_SUCCESS;
  200. ret = munmap((void*)enclave_id, (size_t)enclave_size);
  201. if (0 != ret) {
  202. SE_TRACE(SE_TRACE_WARNING, "destroy SGX enclave failed, error = %d\n", errno);
  203. ret = SGX_ERROR_UNEXPECTED;
  204. }
  205. return ret;
  206. }
  207. bool EnclaveCreatorHW::get_plat_cap(sgx_misc_attribute_t *misc_attr)
  208. {
  209. // need to update code to support HyperV ECO
  210. return get_plat_cap_by_cpuid(misc_attr);
  211. }
  212. bool EnclaveCreatorHW::open_se_device()
  213. {
  214. LockGuard lock(&m_dev_mutex);
  215. int fd = -1;
  216. if(-1 != m_hdevice)
  217. {
  218. return true;
  219. }
  220. fd = open("/dev/isgx", O_RDWR);
  221. if (-1 == fd) {
  222. fd = open("/dev/sgx", O_RDWR);
  223. if (-1 == fd) {
  224. SE_TRACE(SE_TRACE_WARNING, "Failed to open Intel SGX device\n");
  225. return false;
  226. }
  227. m_in_kernel_driver = true;
  228. }
  229. m_hdevice = fd;
  230. return true;
  231. }
  232. void EnclaveCreatorHW::close_se_device()
  233. {
  234. LockGuard lock(&m_dev_mutex);
  235. if (m_hdevice != -1)
  236. {
  237. close(m_hdevice);
  238. m_hdevice = -1;
  239. }
  240. }
  241. int EnclaveCreatorHW::emodpr(uint64_t addr, uint64_t size, uint64_t flag)
  242. {
  243. sgx_modification_param params;
  244. memset(&params, 0 ,sizeof(sgx_modification_param));
  245. params.range.start_addr = (unsigned long)addr;
  246. params.range.nr_pages = (unsigned int)(size/SE_PAGE_SIZE);
  247. params.flags = (unsigned long)flag;
  248. int ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_EMODPR, &params);
  249. if (ret)
  250. {
  251. SE_TRACE(SE_TRACE_ERROR, "SGX_IOC_ENCLAVE_EMODPR failed %d\n", errno);
  252. return error_driver2urts(ret);
  253. }
  254. return SGX_SUCCESS;
  255. }
  256. int EnclaveCreatorHW::mktcs(uint64_t tcs_addr)
  257. {
  258. sgx_range params;
  259. memset(&params, 0 ,sizeof(sgx_range));
  260. params.start_addr = (unsigned long)tcs_addr;
  261. params.nr_pages = 1;
  262. int ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_MKTCS, &params);
  263. if (ret)
  264. {
  265. SE_TRACE(SE_TRACE_ERROR, "MODIFY_TYPE failed %d\n", errno);
  266. return error_driver2urts(ret);
  267. }
  268. return SGX_SUCCESS;
  269. }
  270. int EnclaveCreatorHW::trim_range(uint64_t fromaddr, uint64_t toaddr)
  271. {
  272. sgx_range params;
  273. memset(&params, 0 ,sizeof(sgx_range));
  274. params.start_addr = (unsigned long)fromaddr;
  275. params.nr_pages = (unsigned int)((toaddr - fromaddr)/SE_PAGE_SIZE);
  276. int ret= ioctl(m_hdevice, SGX_IOC_ENCLAVE_TRIM, &params);
  277. if (ret)
  278. {
  279. SE_TRACE(SE_TRACE_ERROR, "SGX_IOC_ENCLAVE_TRIM failed %d\n", errno);
  280. return error_driver2urts(ret);
  281. }
  282. return SGX_SUCCESS;
  283. }
  284. int EnclaveCreatorHW::trim_accept(uint64_t addr)
  285. {
  286. sgx_range params;
  287. memset(&params, 0 ,sizeof(sgx_range));
  288. params.start_addr = (unsigned long)addr;
  289. params.nr_pages = 1;
  290. int ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_NOTIFY_ACCEPT, &params);
  291. if (ret)
  292. {
  293. SE_TRACE(SE_TRACE_ERROR, "TRIM_RANGE_COMMIT failed %d\n", errno);
  294. return error_driver2urts(ret);
  295. }
  296. return SGX_SUCCESS;
  297. }
  298. int EnclaveCreatorHW::remove_range(uint64_t fromaddr, uint64_t numpages)
  299. {
  300. int ret = -1;
  301. uint64_t i;
  302. unsigned long start;
  303. for (i = 0; i < numpages; i++)
  304. {
  305. start = (unsigned long)fromaddr + (unsigned long)(i << SE_PAGE_SHIFT);
  306. ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_PAGE_REMOVE, &start);
  307. if (ret)
  308. {
  309. SE_TRACE(SE_TRACE_ERROR, "PAGE_REMOVE failed %d\n", errno);
  310. return error_driver2urts(ret);
  311. }
  312. }
  313. return SGX_SUCCESS;
  314. }
  315. //EDMM is supported if and only if all of the following requirements are met:
  316. //1. We operate in HW mode
  317. //2. CPU has EDMM support
  318. //3. Driver has EDMM support
  319. //4. Both the uRTS version and enclave (metadata) version are higher than 1.5
  320. bool EnclaveCreatorHW::is_EDMM_supported(sgx_enclave_id_t enclave_id)
  321. {
  322. bool supported = false, driver_supported = false, cpu_edmm = false;
  323. CEnclave *enclave = CEnclavePool::instance()->get_enclave(enclave_id);
  324. if (enclave == NULL)
  325. return false;
  326. cpu_edmm = is_cpu_edmm();
  327. driver_supported = is_driver_compatible();
  328. //return value of get_enclave_version() considers the version of uRTS and enclave metadata
  329. supported = use_se_hw() && cpu_edmm && driver_supported && (enclave->get_enclave_version() >= SDK_VERSION_2_0);
  330. return supported;
  331. }
  332. bool EnclaveCreatorHW::is_cpu_edmm() const
  333. {
  334. bool cpu_edmm = false;
  335. int a[4] = {0,0,0,0};
  336. //Check CPU EDMM capability by CPUID
  337. __cpuid(a, 0);
  338. if (a[0] < SGX_CPUID)
  339. return false;
  340. __cpuidex(a, SGX_CPUID, 0);
  341. if (!(a[0] & 1))
  342. return false;
  343. cpu_edmm = (a[0] & 2) != 0;
  344. return cpu_edmm;
  345. }
  346. bool EnclaveCreatorHW::is_driver_compatible()
  347. {
  348. static bool ret = driver_support_edmm();
  349. return ret;
  350. }
  351. bool EnclaveCreatorHW::is_in_kernel_driver()
  352. {
  353. open_se_device();
  354. return m_in_kernel_driver;
  355. }
  356. bool EnclaveCreatorHW::driver_support_edmm()
  357. {
  358. int ret;
  359. sgx_modification_param p;
  360. p.flags = 0;
  361. p.range.start_addr = 0;
  362. p.range.nr_pages = 0;
  363. if (false == open_se_device())
  364. {
  365. return false;
  366. }
  367. ret = ioctl(m_hdevice, SGX_IOC_ENCLAVE_EMODPR, &p);
  368. if ((ret == -1) && (errno == ENOTTY))
  369. {
  370. return false;
  371. }
  372. else
  373. {
  374. return true;
  375. }
  376. }